# Effects of the Variation of Ferroelectric Properties on Negative Capacitance FET Characteristics

Cheng-I Lin, Asif Islam Khan, *Member, IEEE*, Sayeef Salahuddin, *Senior Member, IEEE*, and Chenming Hu, *Fellow, IEEE* 

Abstract—We study the effects of the variation of ferroelectric material properties (thickness, polarization, and coercivity) on the performance of negative capacitance FETs (NCFETs). Based on this, we propose the concept of conservative design of NCFETs, where any unintentional yet reasonable and simultaneous variation ( $\sim\pm3\%$ ) in ferroelectric parameters does not result in the emergence of hysteresis and causes only a reasonable variation in the ON-current ( $\leq5\%$ ) and, within these constraints, the enhancement of ON-current due to the addition of the ferroelectric gate oxide, which is is maximized.

Index Terms—Ferroelectric, negative capacitance FET (NCFET), sub-60 mV/decade.

# I. INTRODUCTION

EGATIVE capacitance FETs (NCFETs) could operate at a sub-60-mV/decade subthreshold swing and a high ON-current [1], [2]. Recently, negative capacitance phenomena have been experimentally demonstrated in different systems: 1) isolated ferroelectric films [3]; 2) ferroelectric-dielectric bilayers [4], [5]; and 3) superlattices [6] and ferroelectricgated transistors [7]–[9]. Simulation studies of NCFETs have also been reported in [2] and [10]-[13]. However, the effects of the variation of the ferroelectric material properties on the NCFET characteristics are yet to be understood. In this brief, we study the sensitivity of the ON-current in hysteresisfree NCFETs to the variation of ferroelectric material properties and propose a conservative design approach, where the ON-current is maximized under the constraint that  $\sim \pm 3\%$  variation of ferroelectric thickness, polarization, and coercive voltage does not result in more than 5% variation on the ON-current.

Manuscript received May 14, 2015; revised December 2, 2015; accepted December 28, 2015. Date of publication January 19, 2016; date of current version April 20, 2016. This work was supported in part by the NCTU-UCB I-RiCE Program, in part by the Office of Naval Research, and in part by the Center for Low Energy Systems Technology, one of the six Semiconductor Research Corporation STARnet Centers through the Defense Advanced Research Projects Agency and Microelectronics Advanced Research Corporation and Entegris and Applied Materials within the I-Rice Center, University of California, Berkeley, USA. The review of this brief was arranged by Editor R. Huang. (Corresponding author: Cheng-I Lin and Asif Islam Khan.)

- C.-I. Lin is with the Institute of Electronics, National Chiao Tung University, Hsinchu 30010, Taiwan (e-mail: avalance215.ee96g@g2.nctu.edu.tw).
- A. I. Khan and C. Hu are with the Department of Electrical Engineering and Computer Sciences, University of California at Berkeley, Berkeley, CA 94720 USA (e-mail: asif@eecs.berkeley.edu; hu@eecs.berkeley.edu).
- S. Salahuddin is with the Department of Electrical Engineering and Computer Sciences, University of California at Berkeley, Berkeley, CA 94720 USA, and also with the Lawrence Berkeley National Laboratory, Materials Science Division, Berkeley, CA 94720 USA (e-mail: sayeef@berkeley.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2016.2514783

# II. DEVICE STRUCTURE AND SIMULATION SCHEME

The structure of the NCFET is shown in Fig. 1(a). A bulk planar Si MOSFET with a gate length of 100 nm and an equivalent oxide thickness of 0.5 nm is the baseline MOSFET. The ferroelectric negative capacitance oxide sits on the top of the metal/high-k dielectric stack. The 2-D electrostatics, charge-voltage, and the transfer characteristics of the baseline MOSFET are simulated using TCAD Sentaurus. It should be noted that we intentionally considered a long-channel baseline transistor. This allows us to study of the effects of the variation of the ferroelectric parameter on the device without complications arising due to short-channel effects. The voltage across the ferroelectric is calculated using the equation:  $V_{\text{FE}} = (2\alpha Q + 4\beta Q^3) \times T_{\text{FE}}$ , where  $\alpha$  and  $\beta$  are anisotropy constants, TFE is the ferroelectric thickness, and Q is the surface charge density.  $\alpha$  and  $\beta$  are calculated by fitting the ferroelectric  $Q-V_{FE}$  characteristics to yield the given values of remnant polarization  $P_{\circ}$  and coercive field  $E_c$ . Hence,  $V_{\text{FE}}(Q = P_{\circ}) = 0$  and  $dV_{\text{FE}}/dQ(V_{\text{FE}} = E_c T_{\text{FE}}) = 0$ . Based on this,  $\alpha = -3\sqrt{3}/4 \times E_c/P_0$  and  $\beta = 3\sqrt{3}/8 \times P_0$  $E_c/P_o^3$ . The NCFET is simulated by self-consistently solving the charge-voltage characteristics of the ferroelectric obtained using these relations and of the baseline MOSFET obtained from TCAD [2].

# III. RESULTS AND DISCUSSION

Fig. 1(b) compares the  $I_D$ – $V_G$  characteristics of the 8 baseline MOSFET and the NCFET with different  $T_{FE}$  and  $P_{\circ} = 45 \ \mu\text{C/cm}^{-2}$  and  $E_c = 500 \ \text{kV/cm}$  at a drain voltage  $V_D = 0.4$  V. These values of  $P_o$  and  $E_c$  are in the same range as those of perovskite ferroelectrics such as BaTiO<sub>3</sub> [14],  $Pb(Zr_{1-x}Ti_x)O_3$  [15], as well as Hf- and Zr-based binary oxide ferroelectrics [16]. We note in Fig. 1(b) that an increase in  $T_{\rm FE}$  makes the  $I_D$ - $V_G$  characteristics steeper and the ON-current  $I_{ON}$  (=  $I_D$  at  $V_G = V_D$ ) higher. Above a critical  $T_{\rm FE}$  (=104 nm), the  $I_D$ - $V_G$  characteristics show hysteresis, which is similar to the observations in [2]. The improvement in  $I_{\rm ON}$  and the emergence of hysteresis with an increasing  $T_{\rm FE}$  could be explained by the capacitance matching condition in the NCFETs [2]. We note that, at small Q, higher order terms of Q in the expression of  $V_{FE}$  can be ignored and the ferroelectric capacitance  $C_{\rm FE}$  could be approximated as

$$C_{\rm FE} = \frac{dQ}{dV_{\rm FE}} \approx \frac{1}{2\alpha T_{\rm FE}} = \frac{2}{3\sqrt{3}} \frac{P_{\rm o}}{E_c T_{\rm FE}}.$$
 (1)

In a given NCFET, the steepest subthreshold and the greatest improvement in  $I_{\rm ON}$  without hysteresis ensue when

0018-9383 © 2016 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. (a) Schematic of the NCFET. The junction depth of source and drain is 10 nm, and the doping concentration of Si substrate and source/drain are  $5 \times 10^{17}$  cm<sup>-3</sup> with boron and  $10^{20}$  cm<sup>-3</sup> with arsenic, respectively. The metallic layer between the high-k and FE oxide is used to create the uniform electric field in the Ferroelectric (FE) oxide, so that the monodomain approximation of the ferroelectric is valid [2]. Evolution of  $I_D$ - $V_G$  characteristics of NCFET with the variation in (b)  $T_{\rm FE}$ , (c)  $E_c$ , and (d)  $P_o$ .  $V_D$  = 0.4 V. The minimum subthreshold swing S of the baseline MOSFET is 63 mV/decade, while the minimum S for the NCFET ranges between 57 and 59 mV/decade.

 $|C_{\rm FE}| \approx C_{\rm MOS}$  and  $|C_{\rm FE}| > C_{\rm MOS}$ , where  $C_{\rm MOS}$  is the MOSFET gate capacitance [2]. If  $|C_{FE}|$  becomes smaller than  $C_{\text{MOS}}$ , hysteresis is expected [1], [2]. In the case shown in Fig. 1(a), with the increase in  $T_{\text{FE}}$ ,  $|C_{\text{FE}}|$  becomes smaller, and for  $T_{\text{FE}} \ge 104 \text{ nm}$ ,  $|C_{\text{FE}}| > C_{\text{MOS}}$ . Fig. 1(c) shows the evolution of  $I_D$ – $V_G$  characteristics of the NCFET as  $E_c$  is varied between 400 and 540 kV/cm while keeping  $T_{\rm FE}$  and  $P_{\circ}$ constant at 104 nm and 45  $\mu$ C/cm<sup>2</sup>, respectively. In (1), we note that  $C_{FE}$  has the same dependence on  $T_{FE}$  and  $E_c$ . Hence, above a critical  $E_c = 500$  kV/cm with  $T_{\rm FE}$  and  $P_{\circ}$ fixed, the  $I_D$ – $V_G$  characteristics becomes hysteric. Fig. 1(d) shows the evolution of the  $I_D$ - $V_G$  characteristics of the NCFET as  $P_{\circ}$  is varied between 42 and 60  $\mu$ C/cm<sup>2</sup> keeping  $T_{\rm FE}$  and  $E_c$  constant at 104 nm and 500 kV/cm, respectively. We note in Fig. 1(d) that the dependence on the NCFET  $I_D$ – $V_G$  characteristics on  $P_\circ$  has an opposite trend than that on  $T_{FE}$  and  $E_C$ . This is due to the fact that  $C_{FE}$  is proportional to  $P_{\circ}$  [see (1)]. Hence, an increase in  $P_{\circ}$  reduces the ON-current and the hysteresis.

For all practical purposes, a hysteresis-free operation on an NCFET with a maximized  $I_{\rm ON}$  is desirable. The preceding analysis shows that the process-induced variations in ferroelectric parameters,  $T_{\rm FE}$ ,  $P_{\rm o}$ , and  $E_{\rm C}$ , could result in hysteresis in an NCFET, although the NCFET may be designed to operate without hysteresis. In what follows next, we propose a conservative design approach, which follows the following three conditions.

- 1) The nominal NCFET design has no hysteresis.
- 2) An unintentional yet reasonable and simultaneous variation ( $\sim\pm3\%$ ) of all the ferroelectric parameters (thickness, polarization, and coercivity) does not result in the emergence of hysteresis and causes only a reasonable variation in the ON-current (<5%) at  $V_D=0.4$  V.
- Within these constraints, the enhancement of ON-current due to the addition of the ferroelectric gate oxide is maximized.

 $T_{\rm FE}$  is our key design parameter.  $P_{\circ}$  and  $E_c$  are assumed to have nominal values of 45  $\mu$ C/cm<sup>2</sup> and 500 kV/cm, respectively, and to change only due to unintentional process variations. In order to understand the design space, we plot the hysteresis window as a function of  $T_{\rm FE}$  in Fig. 2 for nominal  $P_{\circ} = 45~\mu$ C/cm<sup>2</sup> and  $E_c = 500~\rm kV/cm$  and, for the case, when  $P_{\circ}$  and  $E_c$  are, respectively, 3% smaller and



Fig. 2. Hysteresis window of the NCFET transfer characteristics as a function  $T_{\rm FE}$  for the nominal values of  $P_{\rm o}$  and  $E_{\rm c}$  and for the case when  $P_{\rm o}$  and  $E_{\rm c}$  are, respectively, 3% smaller and 3% larger than the corresponding nominal values. (c) Maximum variation in ON-current due to  $\pm 3\%$  variation in ferroelectric parameters and ON-current enhancement in the nominal NCFET as a function of  $T_{\rm FE}$ .

3% larger than the corresponding nominal values. The NCFET with  $T_{\rm FE} = 104$  nm with nominal  $P_{\circ}$  and  $E_c$  corresponds to point A1 in Fig. 2. A simultaneous 3% change in  $P_{\circ}$  (decrease) and  $E_{c}$  (increase) would move the design point to A2, which has a hysteresis window of  $\sim$ 56 mV. Next, we consider the device design corresponding to point B1  $(T_{\rm FE}=98.4~{\rm nm})$ . The advantage of designing the device at point B1 is that a simultaneous 3% change of  $P_{\circ}$  (decrease) and  $E_c$  (increase) would not result in hysteresis in this device. However, a 3% increase in the ferroelectric thickness would move the device characteristics to point B2, where there is a hysteresis of  $\sim$ 20 mV. It is evident from this analysis that if  $T_{\rm FE}$  is set to a value less than 95.5 nm [97% of the  $T_{\rm FE}$  value in point B1 (refers to point C in Fig. 2)], a simultaneous 3% variation of all the ferroelectric parameters would not result in hysteresis.

We now analyze the variation of the ON-current at  $V_D=0.4~\rm V$  due to unintentional  $\pm 3\%$  variation of the ferroelectric parameters in the hysteresis-free design space:  $T_{\rm FE}<95.5~\rm nm.$  Fig. 3(a) and (b) shows the transfer characteristics of the NCFET for  $T_{\rm FE}=95.5~\rm nm$  and  $T_{\rm FE}=40~\rm nm$ , respectively, with nominal  $P_{\rm o}$  and  $E_c$ . Also plotted in these figures are the transfer characteristics of the corresponding devices, where the unintentional increase in  $I_{\rm ON}$  is maximum as a result of 3% increase in  $T_{\rm FE}$  and  $E_c$  and 3% decrease in  $P_{\rm o}$  (denoted by +3%  $T_{\rm FE}$ , +3%  $E_c$ , -3%  $P_{\rm o}$ ), and the unintentional decrease in  $I_{\rm ON}$ 



is maximum as a result of 3% decrease in  $T_{\rm FE}$  and  $E_c$  and 3% increase in  $P_{\rm o}$  (denoted by -3%  $T_{\rm FE}$ , -3%  $E_c$ , +3%  $P_{\rm o}$ ). We note in Fig. 3(a) that, for  $T_{\rm FE}=95.5$  nm, the unintentional  $\pm 3\%$  variation could cause a change in  $I_{\rm ON}$  as high as 156%. On the other hand, for  $T_{\rm FE}=40$  nm, the  $\pm 3\%$  variation in the ferroelectric parameter causes less than 5% change in  $I_{\rm ON}$  with respect to that of the nominal NCFET. Even then,  $I_{\rm ON}$  for  $T_{\rm FE}=40$  nm is 50% higher than that of the baseline MOSFET. Fig. 3(c) shows the maximum variation in  $I_{\rm ON}$  for 3% variation of the ferroelectric parameters and the enhancement of  $I_{\rm ON}$  with respect to that of the baseline MOSFET as a function of  $T_{\rm FE}$ . We note in Fig. 3(c) that the design space for the aforementioned conservative approach is  $T_{\rm FE} \leq 40$  nm.

# IV. CONCLUSION

In summary, we studied the effect of variation in the ferroelectric material parameters (thickness, polarization, and coercive voltage) on the characteristics of NCFET. Based on this, we proposed a conservative design approach, where the sensitivity of the ON-current due to unintentional variation in the ferroelectric properties is significantly reduced in exchange for the enhancement in the ON-current. Such a variability aware design could still result in significant enhancements in the ON-current in the NCFETs.

### REFERENCES

- S. Salahuddin and S. Datta, "Use of negative capacitance to provide voltage amplification for low power nanoscale devices," *Nano Lett.*, vol. 8, no. 2, pp. 405–410, 2008.
- [2] A. I. Khan, C. W. Yeung, C. Hu, and S. Salahuddin, "Ferroelectric negative capacitance MOSFET: Capacitance tuning & antiferroelectric operation," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, Dec. 2011, pp. 11.3.1–11.3.4.
- [3] A. I. Khan et al., "Negative capacitance in a ferroelectric capacitor," Nature Mater., vol. 14, no. 2, pp. 182–186, 2015.

- [4] A. I. Khan et al., "Experimental evidence of ferroelectric negative capacitance in nanoscale heterostructures," Appl. Phys. Lett., vol. 99, no. 11, p. 113501, 2011.
- [5] D. J. R. Appleby et al., "Experimental observation of negative capacitance in ferroelectrics at room temperature," Nano Lett., vol. 14, no. 7, pp. 3864–3868, 2014.
- [6] W. Gao et al., "Room-temperature negative capacitance in a ferroelectric-dielectric superlattice heterostructure," Nano Lett., vol. 14, no. 10, pp. 5814–5819, 2014.
- [7] A. Rusu, G. A. Salvatore, D. Jimenez, and A. M. Ionescu, "Metal-ferroelectric-meta-oxide-semiconductor field effect transistor with sub-60 mV/decade subthreshold swing and internal voltage amplification," in *Proc. IEEE Int. Electron Devices Meeting (IEDM)*, Dec. 2010, pp. 16.3.1–16.3.4.
- [8] C. H. Cheng and A. Chin, "Low-voltage steep turn-on pMOSFET using ferroelectric high-κ gate dielectric," *IEEE Electron Device Lett.*, vol. 35, no. 2, pp. 274–276, Feb. 2014.
- [9] M. H. Lee et al., "Steep slope and near non-hysteresis of FETs with antiferroelectric-like HfZrO for low-power electronics," *IEEE Electron Device Lett.*, vol. 36, no. 4, pp. 294–296, Apr. 2015.
- [10] C. W. Yeung, A. I. Khan, A. Sarker, S. Salahuddin, and C. Hu, "Low power negative capacitance FETs for future quantum-well body technology," in *Proc. Int. Symp. VLSI Technol., Syst., Appl. (VLSI-TSA)*, Apr. 2013, pp. 1–2.
- [11] D. J. Frank, P. M. Solomon, C. Dubourdieu, M. M. Frank, V. Narayanan, and T. N. Theis, "The quantum metal ferroelectric field-effect transistor," IEEE Trans. Electron Devices, vol. 61, no. 6, pp. 2145–2153, Jun. 2014.
- [12] D. Jiménez, E. Miranda, and A. Godoy, "Analytic model for the surface potential and drain current in negative capacitance fieldeffect transistors," *IEEE Trans. Electron Devices*, vol. 57, no. 10, pp. 2405–2409, Oct. 2010.
- [13] C. Hu, S. Salahuddin, C.-I. Lin, and A. Khan, "0.2 V adiabatic NC-FinFET with 0.6 mA/μm I<sub>ON</sub> and 0.1 nA/μm I<sub>OFF</sub>," in *Proc.* 73rd Annu. Device Res. Conf. (DRC), Jun. 2015, pp. 39–40.
- [14] K. J. Choi et al., "Enhancement of ferroelectricity in strained BaTiO<sub>3</sub> thin films," Science, vol. 306, no. 5698, pp. 1005–1009, 2004.
- [15] V. Nagarajan et al., "Scaling of structure and electrical properties in ultrathin epitaxial ferroelectric heterostructures," J. Appl. Phys., vol. 100, no. 5, p. 051609, 2006.
- [16] J. Müller et al., "Ferroelectricity in simple binary ZrO<sub>2</sub> and HfO<sub>2</sub>," Nano Lett., vol. 12, no. 8, pp. 4318–4323, 2012.

Authors' photographs and biographies not available at the time of publication.